Q.1:
The inputs of a NAND gate are connected together. The resulting circuit is _______________?[
A.
OR gate
B.
AND gate
C.NOT gate
D.
None of the above
Q.2:
The universal gate is ________________?'
A.NAND gate
B.
OR gate
C.
AND gate
D.
None of the above
Q.3:
What would happen, if smaller logic modules are utilized for performing logical functions associated with FPGA? A. Propagation delay will increase B. FPGA area will increase C. Wastage of logic modules will not be prevented D. Number of interconnected paths in device will decrease ?!
A.A & B
B.
C & D
C.
A & D
D.
B & C
Q.4:
Which type of CPLD packaging can provide maximum number of pins on the package due to small size of the pins ?n
A.
PLCC
B.
QFP
C.
PGA
D.BGA
Q.5:
In Boolean algebra, the bar sign (-) indicates__________________?A
A.
OR operation
B.
AND operation
C.NOT operation
D.
None of the above
Q.6:
What is/are the configurable functions of each and every IOBs connected around the FPGA device from the operational point of view ?
A.
Input operation
B.
Tristate output operation
C.
Bi-directional I/O pin access
D.All of the above
Q.7:
Which mechanism allocates the binary value to the states in order to reduce the cost of the combinational circuits ?t
A.
State Reduction
B.
State Minimization
C.State Assignment
D.
State Evaluation
Q.8:
Digital circuit can be made by the repeated use of________________?C
A.
OR gates
B.
NOT gates
C.NAND gates
D.
None of the above
Q.9:
When an input signal 1 is applied to a NOT gate, the output is ______________?N
A.0
B.
1
C.
Either 0 & 1
D.
None of the above
Q.10:
The NAND gate is AND gate followed by_________________?7